

# **Embedded Systems**

Prof. Myung-Eui Lee (F-102)

melee@kut.ac.kr



Embedded Systems 1-1 KUT



- general-purpose I/O (GPIO) controller
  - » 121 highly-multiplexed general-purpose I/O (GPIO) pins for use in generating and capturing application-specific input and output signals.
  - Each pin can be programmed as an output, an input, or as bidirectional for certain alternate functions.
    - Programmable for: Inputs or outputs, Interrupts or wake-up sources, Rising or falling edge, GPIO or one of several alternate functions
  - » Input: the GPIOs can be sampled or programmed to generate interrupts from either rising or falling edges.
  - » Output : the GPIOs can be individually cleared or set.
  - » Alternate function: serve either as GPIO or as an alternate function, but not as both at the same time, providing system flexibility.
  - » All GPIO pins are configured as inputs during the assertion of all resets, and they remain inputs until configured otherwise.
  - » GPIO35, GPIO36, GPIO37, and GPIO41 for target user



### GPIO Block Diagram





### • Alternate function: 0 = GPIO 1/2/3 = Alt. func.

| GPIO<br>Pin | Pin Name                             | Alternate<br>Function 1<br>(In) | Alternate<br>Function 2<br>(In) | Alternate<br>Function 3<br>(In) | Alternate<br>Function 1<br>(Out) | Alternate<br>Function 2<br>(Out) | Alternate<br>Function 3<br>(Out) |
|-------------|--------------------------------------|---------------------------------|---------------------------------|---------------------------------|----------------------------------|----------------------------------|----------------------------------|
| 0           | GPIO<0>                              |                                 |                                 |                                 |                                  |                                  |                                  |
| 1           | GPIO<1>/<br>nRESET_GPIO <sup>4</sup> |                                 |                                 |                                 |                                  |                                  |                                  |
| 2           | SYS_EN⁵                              |                                 |                                 |                                 |                                  |                                  |                                  |
| 3           | GPIO<3>/<br>PWR_SCL                  |                                 |                                 |                                 |                                  |                                  |                                  |
| 4           | GPIO<4>/<br>PWR_SDA                  |                                 |                                 |                                 |                                  |                                  |                                  |
| 5           | PWR_CAP<0>5                          |                                 |                                 |                                 |                                  |                                  |                                  |
| 6           | PWR_CAP<1>5                          |                                 |                                 |                                 |                                  |                                  |                                  |
| 7           | PWR_CAP<2>5                          |                                 |                                 |                                 |                                  |                                  |                                  |
| 8           | PWR_CAP<3>5                          |                                 |                                 |                                 |                                  |                                  |                                  |
| 9           | GPIO<9>                              |                                 |                                 | FFCTS                           | HZ_CLK                           |                                  | CHOUT<0>                         |
| 10          | GPIO<10>                             | FFDCD                           |                                 | USB_P3_5 <sup>7</sup>           | HZ_CLK                           |                                  | CHOUT<1>                         |
| 11          | GPIO<11>                             | EXT_SYNC<0>                     | SSPRXD2                         | USB_P3_1                        | CHOUT<0>                         | PWM_OUT<2>                       | 48_MHz                           |

:

| 116 <sup>3</sup> | GPIO<116> |            | AC97_<br>SDATA_IN_0 | UDET | DVAL<0> | nUVS2      | MBGNT |
|------------------|-----------|------------|---------------------|------|---------|------------|-------|
| 117              | GPIO<117> | SCL        |                     |      | SCL     |            |       |
| 118              | GPIO<118> | SDA        |                     |      | SDA     |            |       |
| 119              | GPIO<119> | USBHPWR<2> |                     |      |         |            |       |
| 120              | GPIO<120> |            |                     |      |         | USBHPEN<2> |       |



### Register Definition

| Register<br>Type | Register Function          | GPIO<br><15:0> | GPIO<br><31:16> | GPIO<br><47:32> | GPIO<br><63:48> | GPIO<br><79:64> | GPIO<br><95:80> | GPIO<br><111:96> | GPIO<br><120:112> |
|------------------|----------------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|-------------------|
| GPLR             | Monitor Pin State          | GPLR0          |                 | GPLR1           |                 | GPLR2           |                 | GPLR3            |                   |
| GPSR             | Control Output             | GPSR0          |                 | GPSR1           |                 | GPSR2           |                 | GPSR3            |                   |
| GPCR             | Pin State                  | GPCR0          |                 | GPCR1           |                 | GPCR2           |                 | GPCR3            |                   |
| GPDR             | Set Pin Direction          | GPDR0          |                 | GPDR1           |                 | GPDR2           |                 | GPDR3            |                   |
| GRER             | Detect Rising/Falling      | GRER0          |                 | GRER1           |                 | GRER2           |                 | GRER3            |                   |
| GFER             | Edge                       | GFER0          |                 | GFER1           |                 | GFER2           |                 | GFER3            |                   |
| GEDR             | Detect Edge Type           | GEDR0          |                 | GEDR1           |                 | GEDR2           |                 | GEDR3            |                   |
| GAFR             | Set Alternate<br>Functions | GAFR0_L        | GAFR0_U         | GAFR1_L         | GAFR1_U         | GAFR2_L         | GAFR2_U         | GAFR3_L          | GAFR3_U           |



### GAFR1\_L Register





### GPDR1 Register





### GPSR1 Register





### GPCR1 Register





### GPER1 Register



Embedded Systems 1-10 KUT



## **GPIO Test Program**

### Gpioled-test.c

Embedded Systems 1-11 KUT



### Gpioled.c

```
#define GPIOLED MAJOR 0
#define GPIOLED NAME "gpio"
int gpioled_open(struct inode *minode, struct file *mfile) {
               GAFR1_L = GAFR1_L & (~0x000000c0);
               GPDR1 = GPDR1 | 0x00000008;
               return 0:
int gpioled_release(struct inode *minode, struct file *mfile) {
               return 0;
ssize_t gpioled_write(struct file *inode, const char *gdata, size_t length, loff_t *off_what) {
               unsigned char c;
               get_user(c,gdata);
               // c= 0: off / c= 1: on
               if (c!=0) GPCR1 = GPCR1 | 0x000008;
                                                            // clear(0)= led on
               else GPSR1 = GPSR1 \mid 0x0000008;
                                                                            // set(1)= led off
               return length;
static struct file_operations gpioled_fops = {
               write: gpioled_write,
               open: gpioled_open,
               release: gpioled_release,
};
```



Embedded Systems 1-13 KUT



### LED test run

- Make module :
  - » sample modules in microcom homepage
- Load the module
  - » insmod gpioled.ko
- Check that the module is loaded
  - » cat /proc/modules
- Make special file
  - » mknod /dev/gpioled c xxx 0
- Test run
  - » ./gpioled-test on or off
- Remove the module
  - » rmmod gpioled



## **GPIO Test Program**

### Gpioin-test.c

```
#include <stdio.h>
#include <stdlib.h>
#include <unistd.h>
#include <sys/types.h>
#include <sys/stat.h>
#include <fcntl.h>
#include <errno.h>
static int dev;
int main(void)
               char buff[40];
               dev = open("/dev/gpioin",O_RDWR);
               if(dev < 0) {
                              printf( "Device Open ERROR!\n");
                              exit(1);
               printf("Please push the GPIO 36 button!\n");
               read(dev,buff,40);
               printf("%s\n",buff);
               close(dev);
               return 0;
```



#### Gpioin.c : interrupt

```
#define IRQ_BUTTON
                                             IRQ_GPIO(36)
static int GPIO_MAJOR = 0;
static DECLARE_WAIT_QUEUE_HEAD(wait_queue); // include/linux/wait.h
static irqreturn_t button_interrupt(int irq, void *dev_id, struct pt_regs *regs){
               wake_up_interruptible(&wait_queue);
               return 0;
static ssize_t gpioin_read(struct file *filp, char *buf, size_t count, loff_t *l){
               char hello[] = "GPIO 36 port was pushed!";
               interruptible_sleep_on(&wait_queue);
               copy_to_user(buf,&hello,sizeof(hello)); // printf in main() in application gpioin-test.c
               return 0;
static int gpioin_open(struct inode *inode, struct file *filp){
               int res:
               GAFR1 L &= \sim(0x300);
               GPDR1 &= \sim(0x10);
                                             // input
               GFER1 |= 0x10;
                                                            // enable falling edge
               set_irq_type(IRQ_BUTTON,IRQT_FALLING);
               res = request_irq(IRQ_BUTTON,&button_interrupt,SA_INTERRUPT,"Button",NULL);
```



```
if(res < 0)
                             printk(KERN_ERR "%s: Request for IRQ %d failed\n",__FUNCTION__,IRQ_BUTTON);
              else {
                             enable_irq(IRQ_BUTTON);
              return 0;
static int gpioin_release(struct inode *inode, struct file *filp)
              free_irq(IRQ_BUTTON,NULL);
              disable_irq(IRQ_BUTTON);
              return 0;
static struct file_operations gpioin_fops = {
              read:
                             gpioin_read,
                             gpioin_open,
              open:
                             qpioin_release,
              release:
};
int gpioin_init(void){
              result = register_chrdev(GPIO_MAJOR, "GPIO INTERRUPT", &gpioin_fops);
              if(result < 0) {
                             printk(KERN_WARNING"Can't get major %d\n",GPIO_MAJOR);
                             return result:
```



```
if(GPIO_MAJOR == 0) GPIO_MAJOR = result;
    printk("init module, GPIO major number : %d\n",result);

    return 0;
}

void gpioin_exit(void){
        unregister_chrdev(GPIO_MAJOR,"GPIO INTERRUPT");
        return;
}

module_init(gpioin_init);
module_exit(gpioin_exit);
```

Embedded Systems 1-18 KUT



### Interrupt

### /include/asm-arm/irq.h

```
37 #define IRQT_NOEDGE (0)
38 #define IRQT_RISING (__IRQT_RISEDGE)
39 #define IRQT_FALLING (__IRQT_FALEDGE)
40 #define IRQT_BOTHEDGE (__IRQT_RISEDGE|__IRQT_FALEDGE)
41 #define IRQT_LOW (__IRQT_LOWLVL)
42 #define IRQT_HIGH (__IRQT_HIGHLVL)
43 #define IRQT_PROBE (1 << 4)
```

### /arch/arm/kernel/irq.c

```
171 void enable_irq(unsigned int irq)
172 {
173     struct irqdesc *desc = irq_desc + irq;
174     unsigned long flags;
175
176     spin_lock_irqsave(&irq_controller_lock, flags);
177     if (unlikely(!desc->disable_depth)) {
178         printk("enable_irq(%u) unbalanced from %p\n", irq, __builtin_return_address(0));
179
```

Embedded Systems 1-19 KUT



## Input test run

- Make module :
  - » sample modules in microcom homepage
- Load the module
  - » insmod gpioin.ko
- Check that the module is loaded
  - » cat /proc/modules
- Make special file
  - » mknod /dev/gpioin c xxx 0
- Test run
  - » ./gpioin-test
- Remove the module
  - » rmmod gpioin